|
LiuHanli 研究業績一覧 (55件)
論文
-
Junjun Qiu,
Zheng Sun,
Bangan Liu,
Wenqian Wang,
Dingxin Xu,
Hans Herdian,
Hongye Huang,
Yuncheng Zhang,
Yun Wang,
Jian Pang,
Hanli Liu,
Masaya Miyahara,
Atsushi Shirane,
Kenichi Okada.
A 32kHz-Reference 2.4GHz Fractional-N Oversampling PLL with 200kHz Loop Bandwidth,
IEEE Journal of Solid-State Circuits,
IEEE,
Vol. 56,
No. 12,
pp. 3741-3755,
Dec. 2021.
-
Zheng Sun,
Hanli Liu,
Dingxin Xu,
Hongye Huang,
Bangan Liu,
Zheng Li,
Jian Pang,
Teruki Someya,
Atsushi Shirane,
Kenichi Okada.
A Low-Jitter Injection-Locked Clock Multiplier Using 97-µW Transformer-Based VCO with 18-kHz Flicker Noise Corner,
IEICE Transactions on Electronics,
Vol. E104-C,
No. 7,
pp. 289-299,
July 2021.
-
Zheng Sun,
Dingxin Xu,
Hongye Huang,
Zheng Li,
Hanli Liu,
Bangan Liu,
Jian Pang,
Teruki Someya,
Atsushi Shirane,
Kenichi Okada.
A Compact TF-based LC-VCO with Ultra-Low-Power Operation and Supply Pushing Reduction for IoT Applications,
IEICE Transactions on Electronics,
Vol. E103-C,
No. 10,
pp. 505-513,
Oct. 2020.
-
Jian Pang,
Zheng Li,
Ryo Kubozoe,
Xueting Luo,
Rui Wu,
Yun Wang,
Dongwon You,
Ashbir Aviat Fadila,
Rattanan Saengchan,
Takeshi Nakamura,
Joshua Alvin,
Daiki Matsumoto,
Bangan Liu,
Aravind Tharayil Narayanan,
Junjun Qiu,
Hanli Liu,
Zheng Sun,
Hongye Huang,
Korkut Kaan Tokgoz,
K. Motoi,
N. Oshima,
S. Hori,
K. Kunihiro,
T. Kaneko,
A. Shirane,
K. Okada.
A 28-GHz CMOS Phased-Array Beamformer Utilizing Neutralized Bi-Directional Technique Supporting Dual-Polarized MIMO for 5G NR,
IEEE Journal of Solid-State Circuits,
Vol. 55,
No. 9,
pp. 2371-2386,
Sept. 2020.
-
Yun Wang,
Rui Wu,
Jian Pang,
Dongwon You,
Ashbir Aviat Fadila,
Rattanan Saengchan,
Xi Fu,
Daiki Matsumoto,
Takeshi Nakamura,
Ryo Kubozoe,
Masaru Kawabuchi,
Bangan Liu,
Haosheng Zhang,
Junjun Qiu,
Hanli Liu,
Naoki Oshima,
Keiichi Motoi,
Shinichi Hori,
Kazuaki Kunihiro,
Tomoya Kaneko,
Atsushi Shirane,
Kenichi Okada.
A 39-GHz 64-Element Phased-Array Transceiver with Built-in Phase and Amplitude Calibration for Large-Array 5G NR in 65-nm CMOS,
IEEE Journal of Solid-State Circuits,
Vol. 55,
No. 5,
pp. 1249-1269,
May 2020.
-
Jian Pang,
Korkut Kaan Tokgoz,
Shotaro Maki,
Zeng Li,
Xueting Luo,
Ibrahim Abdo,
Seitarou Kawai,
Hanli Liu,
Zheng Sun,
Bangan Liu,
Makihiko Katsuragi,
Kento Kimura,
Atsushi Shirane,
Kenichi Okada.
A 28.16-Gb/s Area-Efficient 60-GHz CMOS Bidirectional Transceiver for IEEE 802.11ay,
IEEE Transactions on Microwave Theory and Technique,
Vol. 68,
No. 1,
pp. 251-262,
Jan. 2020.
-
Hanli Liu,
Zheng Sun,
Hongye Huang,
Wei Deng,
Teerachot Siriburanon,
Jian Pang,
Yun Wang,
Rui Wu,
Teruki Someya,
Atsushi Shirane,
Kenichi Okada.
A 265-µW Fractional-N Digital PLL with Seamless Automatic Switching Sub-sampling/Sampling Feedback Path and Duty-Cycled Frequency-Locked Loop in 65nm CMOS,
IEEE Journal of Solid-State Circuits (JSSC),
Vol. 54,
No. 12,
pp. 3478-3492,
Dec. 2019.
-
Yun Wang,
Bangan Liu,
Rui Wu,
Hanli Liu,
Tn Aravind,
Jian Pang,
Ning Li,
Toru Yoshioka,
Yuki Terashima,
Haosheng Zhang,
Dexian Tang,
Makihiko Katsuragi,
Daeyoung Lee,
Sungtae Choi,
Kenichi Okada,
Akira Matsuzawa.
A 60-GHz 3.0Gb/s Spectrum Efficient BPOOK Transceiver for Low-power Short-range Wireless in 65-nm CMOS,
IEEE Journal of Solid-State Circuits (JSSC),
Vol. 54,
No. 5,
pp. 1363-1374,
May 2019.
-
Jian Pang,
Shotaro Maki,
Seitaro Kawai,
Noriaki Nagashima,
Yuuki Seo,
Masato Dome,
Hisashi Kato,
Makihiko Katsuragi,
Kento Kimura,
Satoshi Kondo,
Yuki Terashima,
Hanli Liu,
Teerachot Siriburanon,
Tn Aravind,
Nurul Fajri,
Tohru Kaneko,
Toru Yoshioka,
Bangan Liu,
Yun Wang,
Rui Wu,
Ning Li,
Korkut Kaan Tokgoz,
Masaya Miyahara,
Atsushi Shirane,
Kenichi Okada.
A 50.1Gb/s 60-GHz CMOS Transceiver for IEEE 802.11ay with Calibration of LO Feed-Through and I/Q Imbalance,
IEEE Journal of Solid-State Circuits (JSSC),
Vol. 54,
No. 5,
pp. 1375-1390,
May 2019.
-
Jian Pang,
Rui Wu,
Yun Wang,
Masato Dome,
Hisashi Kato,
Hongye Huang,
Tn Aravind,
Hanli Liu,
Bangan Liu,
Takeshi Nakamura,
Takuya Fujimura,
Masaru Kawabuchi,
Ryo Kubozoe,
Tsuyoshi Miura,
Daiki Matsumoto,
Zheng Li,
Naoki Oshima,
Keiichi Motoi,
Shinichi Hori,
Kazuaki Kunihiro,
Tomoya Kaneko,
Atsushi Shirane,
Kenichi Okada.
A 28GHz CMOS Phased-Array Transceiver Based on LO Phase Shifting Architecture with Gain Invariant Phase Tuning for 5G New Radio,
IEEE Journal of Solid-State Circuits (JSSC),
Vol. 54,
No. 5,
pp. 1228-1242,
May 2019.
-
Bangan Liu,
Huy Cu Ngo,
Kengo Nakata,
Wei Deng,
Yuncheng Zhang,
Junjun Qiu,
Toru Yoshioka,
Jun Emmei,
Jian Pang,
Tn Aravind,
Haosheng Zhang,
Dongsheng Yang,
Hanli Liu,
Teruki Someya,
Atsushi Shirane,
Kenichi Okada.
A 0.4ps-Jitter -52dBc-Spur Synthesizable Injection-locked PLL with Self-clocked Non-overlap Update and Slope-balanced Sub-sampling BBPD,
IEEE Solid-State Circuits Letters (SSC-L),
Vol. 2,
No. 1,
pp. 5-8,
Jan. 2019.
-
Hanli Liu,
Dexian Tang,
Zheng Sun,
Wei Deng,
Huy Cu Ngo,
Kenichi Okada.
A Sub-mW Fractional-N ADPLL with FOM of -246dB for IoT Applications,
IEEE Journal of Solid-State Circuits (JSSC),
Vol. 53,
No. 12,
pp. 3540-3552,
Dec. 2018.
-
Hanli Liu,
Zheng Sun,
Dexian Tang,
Hongye Huang,
Tohru Kaneko,
Zhijie Chen,
Wei Deng,
Rui Wu,
Kenichi Okada.
A DPLL-Centric Bluetooth Low-Energy Transceiver with a 2.3-mW Interference-Tolerant Hybrid-Loop Receiver in 65nm CMOS,
IEEE Journal of Solid-State Circuits,
Vol. 53,
No. 12,
pp. 3672-3687,
Dec. 2018.
-
Hanli Liu,
Teerachot Siriburanon,
Kengo Nakata,
Wei Deng,
Ju Ho Son,
Dae Young Lee,
Kenichi Okada,
Akira Matsuzawa.
A 28-GHz Fractional-N Frequency Synthesizer with Reference and Frequency Doublers for 5G Mobile Communications in 65nm CMOS,
IEICE Transactions on Electronics,
Vol. E101-C,
No. 4,
pp. 187-196,
Apr. 2018.
-
Teerachot Siriburanon,
Satoshi Kondo,
Makihiko Katsuragi,
Hanli Liu,
Kento Kimura,
Wei Deng,
Kenichi Okada,
Akira Matsuzawa.
A Low-Power Low-Noise mm-Wave Sub-Sampling PLL using Dual-Step-Mixing ILFD and Tail-Coupling Quadrature Injection-Locked Oscillator for IEEE802.11ad,
IEEE Journal of Solid-State Circuits,
IEEE,
Vol. 51,
No. 5,
pp. 1246-1260,
May 2016.
著書
-
Teerachot Siriburanon,
Hanli Liu,
Kenichi Okada,
Akira Matsuzawa,
Wei Deng,
Satoshi Kondo,
Makihiko Katsuragi,
Kento Kimura.
IoT and Low-Power Wireless: Circuits, Architectures, and Techniques,
CRC Press,
July 2018.
国際会議発表 (査読有り)
-
. Zheng Sun,
Dingxin Xu,
Junjun Qiu,
Zezheng Liu,
Yuncheng Zhang,
Hongye Huang,
Hanli Liu,
Bangan Liu,
Zheng Li,
Jian Pang,
Atsushi Shirane,
Kenichi Okada.
A 0.25mm2 BLE Transmitter with Direct Antenna Interface and 19% System Efficiency Using Duty-Cycled Edge-Timing Calibration,
IEEE European Solid-State Circuits Conference (ESSCIRC),
Sept. 2021.
-
Zheng Sun,
Hanli Liu,
Dingxin Xu,
Hongye Huang,
Bangan Liu,
Zheng Li,
Jian Pang,
Teruki Someya,
Atsushi Shirane,
Kenichi Okada.
A 78fs RMS Jitter Injection-Locked Clock Multiplier Using Transformer-Based Ultra-Low-Power VCO,
IEEE European Solid-State Circuits Conference (ESSCIRC),
Sept. 2019.
-
Yun Wang,
Rui Wu,
Jian Pang,
Dongwon You,
Ashbir Aviat Fadila,
Rattanan Saengchan,
Xi Fu,
Daiki Matsumoto,
Takeshi Nakamura,
Ryo Kubozoe,
Masaru Kawabuchi,
Bangan Liu,
Haosheng Zhang,
Junjun Qiu,
Hanli Liu,
Naoki Oshima,
Keiichi Motoi,
Shinichi Hori,
Kazuaki Kunihiro,
Tomoya Kaneko,
Atsushi Shirane,
Kenichi Okada.
A 39GHz Phased-Array CMOS Transceiver with Built-in Calibration for Large-Array 5G NR,
IEEE Radio Frequency Integrated Circuits Symposium (RFIC),
June 2019.
-
Hanli Liu,
Zheng Sun,
Hongye Huang,
Wei Deng,
Teerachot Siriburanon,
Jian Pang,
Yun Wang,
Rui Wu,
Teruki Someya,
Atsushi Shirane,
Kenichi Okada.
A 265-µW Fractional-N Digital PLL with Seamless Automatic Switching Subsampling/Sampling Feedback Path and Duty-Cycled Frequency-Locked Loop in 65nm CMOS,
IEEE International Solid-State Circuits Conference (ISSCC),
pp. 256-257,
Feb. 2019.
-
Jian Pang,
Zheng Li,
Ryo Kubozoe,
Xueting Luo,
Rui Wu,
Yun Wang,
Dongwon You,
Ashbir Aviat Fadila,
Rattanan Saengchan,
Takeshi Nakamura,
Joshua Alvin,
Daiki Matsumoto,
Tn Aravind,
Bangan Liu,
Hanli Liu,
Zheng Sun,
Hongye Huang,
Korkut Kaan Tokgoz,
Naoki Oshima,
Keiichi Motoi,
Shinichi Hori,
Kazuaki Kunihiro,
Tomoya Kaneko,
Atsushi Shirane,
Kenichi Okada.
A 28GHz CMOS Phased-Array Beamformer Utilizing Neutralized Bi-Directional Technique Supporting Dual-Polarized MIMO for 5G NR,
IEEE International Solid-State Circuits Conference (ISSCC),
pp. 344-345,
Feb. 2019.
-
Jian Pang,
Korkut Kaan Tokgoz,
Shotaro Maki,
Zheng Li,
Xueting Luo,
Ibrahim Abdo,
Seitaro Kawai,
Hanli Liu,
Bangan Liu,
Makihiko Katsuragi,
Kento Kimura,
Atsushi Shirane,
Kenichi Okada.
A 28.16-Gb/s Area-Efficient 60GHz CMOS Bi-Directional Transceiver for IEEE 802.11ay,
IEEE Asian Solid-State Circuits Conference (A-SSCC),
pp. 77-78,
Nov. 2018.
-
Zheng Sun,
Hanli Liu,
Dexian Tang,
Hongye Huang,
Tohru Kaneko,
Rui Wu,
Wei Deng,
Kenichi Okada.
A 0.85mm2 BLE Transceiver with Embedded T/R Switch, 2.6mW Fully-Passive Harmonic Suppressed Transmitter and 2.3mW Hybrid-Loop Receiver,
IEEE European Solid-State Circuits Conference (ESSCIRC),
pp. 310-313,
Sept. 2018.
-
Jian Pang,
Rui Wu,
Yun Wang,
Masato Dome,
Hisashi Kato,
Hongye Huang,
Tn Aravind,
Hanli Liu,
Wei Deng,
Bangan Liu,
Takeshi Nakamura,
Takuya Fujimura,
Masaru Kawabuchi,
Ryo Kubozoe,
Tsuyoshi Miura,
Daiki Matsumoto,
Naoki Oshima,
Keiichi Motoi,
Shinichi Hori,
Kazuaki Kunihiro,
Tomoya Kaneko,
Kenichi Okada.
A 28GHz CMOS Phased-Array Transceiver Using Gain-Invariant LO Phase Shifter with 0.1 Degree Beam-Steering Resolution for 5G New Radio,
IEEE Radio Frequency Integrated Circuits Symposium (RFIC),
pp. 56-59,
June 2018.
-
Bangan Liu,
Huy Cu Ngo,
Kengo Nakata,
Wei Deng,
Yuncheng Zhang,
Junjun Qiu,
Toru Yoshioka,
Jun Emmei,
Haosheng Zhang,
Jian Pang,
Tn Aravind,
Dongsheng Yang,
Hanli Liu,
Kenichi Okada,
Akira Matsuzawa.
A 1.2 ps-Jitter Fully-Synthesizable Fully-Calibrated Fractional-N Injection-Locked PLL Using True Arbitrary Nonlinearity Calibration Technique,
IEEE Custom Integrated Circuits Conference (CICC),
Apr. 2018.
-
Hanli Liu,
Zheng Sun,
Dexian Tang,
Hongye Huang,
Tohru Kaneko,
Wei Deng,
Rui Wu,
Kenichi Okada,
Akira Matsuzawa.
An ADPLL-Centric Bluetooth Low-Energy Transceiver with 2.3mW Interference-Tolerant Hybrid-Loop Receiver and 2.9mW Single-Point Polar Transmitter in 65nm CMOS,
IEEE International Solid-State Circuits Conference,
Feb. 2018.
-
Hanli Liu,
Dexian Tang,
Zheng Sun,
Wei Deng,
Huy Cu Ngo,
Kenichi Okada,
Akira Matsuzawa.
A 0.98mW Fractional-N ADPLL Using 10b Isolated Constant-Slope DTC with FoM of -246dB for IoT Applications in 65nm CMOS,
IEEE International Solid-State Circuits Conference,
Feb. 2018.
-
Yun Wang,
Bangan Liu,
Hanli Liu,
Tn Aravind,
Jian Pang,
Ning Li,
Toru Yoshioka,
Yuki Terashima,
Haosheng Zhang,
Dexian Tang,
Makihiko Katsuragi,
Daeyoung Lee,
Sungtae Choi,
Rui Wu,
Kenichi Okada,
Akira Matsuzawa.
A 100mW 3.0Gb/s Spectrum Efficient 60GHz Bi-Phase OOK CMOS Transceiver,
IEEE Symposium on VLSI Circuits,
June 2017.
-
Hanli Liu,
Ning Li,
Tn Aravind,
Teerachot Siriburanon,
Takeshi Inoue,
Hitoshi Sakane,
Takuichi Hirano,
Kenichi Okada,
Akira Matsuz.
A -194.0dBc/Hz FoM CMOS Tail-Filtering VCO Using Helium-3 Ion Irradiation Technique,
IEEE MTT-S European Microwave Conference,
Oct. 2016.
-
Teerachot Siriburanon,
Liu Hanli,
Kengo Nakata,
Wei Deng,
Ju Ho Son,
Dae Young Lee,
Kenichi Okada,
Akira Matsuzawa.
A 28-GHz Fractional-N Frequency Synthesizer with Reference and Frequency Doublers for 5G Cellular,
IEEE European Solid-State Circuits Conference,
Sept. 2015.
国内会議発表 (査読なし・不明)
-
Hongye Huang,
Hanli Liu,
Zheng Sun,
Dingxin Xu,
染谷 晃基,
白根 篤史,
岡田 健一.
A 2.4GHz Low-Power Subsampling/Sampling-Mixed Fractional-N All-Digital PLL,
電子情報通信学会 ソサイエティ大会,
Sept. 2019.
-
Dingxin Xu,
Hanli Liu,
Zheng Sun,
Hongye Huang,
Wei Deng,
Teerachot Siriburanon,
Jian Pang,
Yun Wang,
Rui Wu,
染谷 晃基,
白根 篤史,
岡田 健一.
A 265-µW Fractional-N Digital PLL with Switching Subsampling/Sampling Feedback,
電子情報通信学会 LSIとシステムのワークショップ,
May 2019.
-
Zheng Sun,
Hanli Liu,
Dexian Tang,
Hongye Huang,
金子 徹,
Rui Wu,
Wei Deng,
染谷 晃基,
白根 篤史,
岡田 健一.
A T/R Switch Embedded BLE Transceiver with 2.6mW Harmonic-Suppressed Transmitter and 2.3mW Hybrid-Loop Receiver」,,
電子情報通信学会 LSIとシステムのワークショップ,
May 2019.
-
Jian Pang,
Zheng Li,
窪添 諒,
Xueting Luo,
Rui Wu,
Yun Wang,
Dongwon You,
Ashbir Aviat Fadila,
Rattanan Saengchan,
中村 岳資,
Joshua Alvin,
松本 大輝,
THARAYILNAARAVIND,
Bangan Liu,
Junjun Qiu,
Hanli Liu,
Zheng Sun,
Hongye Huang,
白根 篤史,
岡田 健一.
双方向動作可能な5GNR二偏波MIMO対応28GHz帯CMOSフェーズドアレイ無線機,
電子情報通信学会 集積回路研究会,
Vol. ICD2018-106,
No. 507,
pp. 31-35,,
Mar. 2019.
-
Zheng Sun,
Hanli Liu,
Dexian Tang,
Hongye Huang,
Tohru Kaneko,
Rui Wu,
Wei Deng,
Teruki Someya,
Atsushi Shirane,
Kenichi Okada.
A 0.85mm2 BLE Transceiver with Embedded T/R Switch, 2.6mW Fully-Passive Harmonic Suppressed Transmitter and 2.3mW Hybrid-Loop Receiver,
電子情報通信学会 集積回路研究会,
Vol. ICD2018-115,
No. 507,
pp. 81-85,
Mar. 2019.
-
Hongye Huang,
Hanli Liu,
Zheng Sun,
Teruki Someya,
Atsushi Shirane,
Kenichi Okada.
An Energy-Saving Digital-to-Time Converter for Ultra-Low-Power Digital PLLs,
電子情報通信学会 集積回路研究会,
Vol. ICD2018-116,
No. 507,
pp. 87-91,
Mar. 2019.
-
Pang Jian,
Zheng Li,
Ryo Kubozoe,
Xueting Luo,
Rui Wu,
Yun Wang,
Dongwon You,
Ashbir Aviat Fadila,
Rattanan Saengchan,
Takeshi Nakamura,
Joshua Alvin,
Daiki Matsumoto,
Tn Aravind,
Bangan Liu,
Hanli Liu,
Zheng Sun,
Hongye Huang,
Korkut Kaan Tokgoz,
大島 直樹,
元井 桂一,
堀 真一,
國弘 和明,
Tomoya Kaneko,
Atsushi Shirane,
Kenichi Okada.
A 28GHz CMOS Phased-Array Beamformer Utilizing Neutralized Bi-Directional Technique Supporting Dual-Polarized MIMO for 5G NR,
IEEE SSCS Japan Chapter ISSCC報告会,
Mar. 2019.
-
Hanli Liu,
Zheng Sun,
Hongye Huang,
Wei Deng,
Teerachot Siriburanon,
Pang Jian,
Yun Wang,
Rui Wu,
染谷 晃基,
Atsushi Shirane,
Kenichi Okada.
A 265-µW Fractional-N Digital PLL with Seamless Automatic Switching Subsampling/Sampling Feedback Path and Duty-Cycled Frequency-Locked Loop in 65nm CMOS,
IEEE SSCS Japan Chapter ISSCC報告会,
Mar. 2019.
-
Hongye Huang,
Zheng Sun,
Hanli Liu,
Rui Wu,
Teruki Someya,
Atsushi Shirane,
Kenichi Okada.
A 2.6mW BLE Transmitter Front-End with Fully-Passive Harmonic Suppression,
電子情報通信学会 ソサイエティ大会,
Sept. 2018.
-
Zheng Sun,
Hanli Liu,
Hongye Huang,
Teruki Someya,
Atsushi Shirane,
Kenichi Okada.
A High Dynamic Range BLE Front-End with On-Chip Matching Network,
電子情報通信学会 ソサイエティ大会,
Sept. 2018.
-
Hanli Liu,
岡田 健一.
Loop Latency Compensation Technique for Wide Loop Bandwidth ADPLL,
電子情報通信学会 ソサイエティ大会,
Sept. 2018.
-
Zheng Sun,
Hanli Liu,
Dexian Tang,
Hongye Huang,
金子 徹,
Wei Deng,
Rui Wu,
白根 篤史,
岡田 健一.
An ADPLL-Centric Bluetooth Low-Energy Transceiver with 2.3mW Interference-Tolerant Hybrid-Loop Receiver in 65nm CMOS,
電子情報通信学会 LSIとシステムのワークショップ,
May 2018.
-
Hongye Huang,
Hanli Liu,
Dexian Tang,
Zheng Sun,
Wei Deng,
Huy Cu Ngo,
白根 篤史,
岡田 健一.
An Ultra-Low-Power Fractional-N All-Digital PLL Using 10-bit Isolated Constant-Slope Digital-to-Time Converter,
電子情報通信学会 LSIとシステムのワークショップ,
May 2018.
-
Dexian Tang,
Hanli Liu,
Zheng Sun,
Hongye Huang,
Kenichi Okada,
Akira Matsuzawa.
An Isolated Constant-slope Digital-to-Time Converter,
電子情報通信学会 総合大会,
C-12-33,
Mar. 2018.
-
Pham Van Tuan,
Hanli Liu,
Haosheng Zhang,
Kenichi Okada,
Akira Matsuzawa.
A 0.65mW 4.6GHz VCO with Low Phase Noise for Chip Scale Atomic Clock,
電子情報通信学会 総合大会,
C-12-27,
Mar. 2018.
-
Hongye Huang,
Zheng Sun,
Hanli Liu,
Dexian Tang,
Kenichi Okada,
Akira Matsuzawa.
Current-reuse LNA for Low Power 2.4-GHz Receivers,
電子情報通信学会 総合大会,
C-12-7,
Mar. 2018.
-
Zheng Sun,
Hanli Liu,
Dexian Tang,
Hongye Huang,
Kenichi Okada,
Akira Matsuzawa.
An ADPLL-based High Interference Tolerant BLE Receiver with DAC Feedback Loop,
電子情報通信学会 総合大会,
C-12-6,
Mar. 2018.
-
Hanli Liu,
Teerachot Siriburanon,
Kengo Nakata,
Wei Deng,
Kenichi Okada,
Akira Matsuzawa.
A 28GHz Fractional-N Frequency Synthesizer with Reference and Frequency Doublers for 5G New Radio,
電子情報通信学会 集積回路研究会,
Vol. ICD2017-89,
pp. 147-150,
Dec. 2017.
-
Jian Pang,
眞木 翔太郎,
河合 誠太郎,
永島 典明,
瀬尾 有輝,
桂木 真希彦,
木村 健将,
近藤 智史,
Hanli Liu,
Teerachot Siriburanon,
金子 徹,
宮原 正也,
岡田 健一,
松澤 昭.
A 128-QAM 60GHz CMOS Transceiver for IEEE802.11ay with Calibration of LO Feedthrough and I/Q Imbalance,
電子情報通信学会 LSIとシステムのワークショップ,
May 2017.
-
Jian Pang,
眞木 翔太郎,
河合 誠太郎,
永島 典明,
瀬尾 有輝,
桂木 真希彦,
木村 健将,
近藤 智史,
Hanli Liu,
Teerachot Siriburanon,
岡田 健一,
松澤 昭.
「IEEE802.11ayに向けたCMOS ミリ波トランシーバーに関する研究,
電子情報通信学会集積回路研究会,
Vol. ICD2016-13,
pp. 113-118,
Mar. 2017.
-
Hanli Liu,
Kenichi Okada,
Akira Matsuzawa.
A -242dB FoM 4.2-mW ADC-PLL Using Digital Sub-Sampling Architecture,
STARCフォーラム,
Nov. 2015.
-
Hanli Liu,
Teerachot Siriburanon,
Kenichi Okada,
Akira Matsuzawa.
28GHz CMOS LC-VCO Using Frequency Doubling Technique,
電子情報通信学会 ソサイエティ大会,
Sept. 2015.
学位論文
-
A Study of Bluetooth Low Energy Transceiver Using Ultra-Low-Power Fractional-N Digital PLL Based on Digital-to-Time Converter,
Exam Summary,
Doctor (Academic),
Tokyo Institute of Technology,
2018/12/31,
Official URL
-
A Study of Bluetooth Low Energy Transceiver Using Ultra-Low-Power Fractional-N Digital PLL Based on Digital-to-Time Converter,
Thesis,
Doctor (Academic),
Tokyo Institute of Technology,
2018/12/31,
Official URL
-
A Study of Bluetooth Low Energy Transceiver Using Ultra-Low-Power Fractional-N Digital PLL Based on Digital-to-Time Converter,
Summary,
Doctor (Academic),
Tokyo Institute of Technology,
2018/12/31,
[ BibTeX 形式で保存 ]
[ 論文・著書をCSV形式で保存
]
[ 特許をCSV形式で保存
]
|